Title :
Virtual prototyping of R2D NASIC based FPGA
Author :
Teodorov, Ciprian ; Lagadec, Loic
Author_Institution :
Lab.-STICC, ENSTA Bretagne, Brest, France
Abstract :
Application developers request safe and reliable layers on which to operate. Reliability has been assumed for years, as CMOS circuits were correct-by-construction. Nowadays, shrinking transistor size implies a reduction in yield and reliability of SoC, due to the presence or appearance of physical defects in the circuit. Nanotechnologies face same issues and despite many efforts for yield improvement, circuits remain unreliable. Rethinking the methodologies and design tools becomes now critical. We promote the use of FPGA-like overlay architectures, that offer a stable layer over time for application designers, while embedding fault-mitigation techniques that depend on the underlying technology.
Keywords :
field programmable gate arrays; integrated circuit reliability; logic design; virtual prototyping; CMOS circuits; FPGA-like overlay architecture; R2D NASIC-based FPGA; SoC reliability; SoC yield; application developers; correct-by-construction; design tool; fault-mitigation technique; nanotechnologies; physical defects; shrinking transistor size; virtual prototyping; yield improvement; CMOS integrated circuits; Computer architecture; Field programmable gate arrays; Integrated circuit reliability; Routing; Virtual prototyping;
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2014 IEEE/ACM International Symposium on
Conference_Location :
Paris
DOI :
10.1109/NANOARCH.2014.6880509