DocumentCode :
1802641
Title :
Design and implementation of a QoS router on FPGA
Author :
Zheng, Guohai ; Gu, Huaxi ; Yang, Yintang ; Du, Keming ; Xu, Shilong
Author_Institution :
State Key Lab. of ISN, Xidian Univ., Xi´´an, China
Volume :
3
fYear :
2011
fDate :
24-26 Dec. 2011
Firstpage :
1837
Lastpage :
1840
Abstract :
Router is the key unit of Network-on-Chip and there are many implementations of router for on chip network, but few of them provide QoS service. In this paper, we have exploited a QoS router based on a hybrid switching mechanism. By using the circuit-switching, the router can provide guaranteed services, at the same time it makes the most use of the remained network resources to provide best effort services with the wormhole-switching. What´s more, to be able to implement it on chip lastly, we select the XC5VLX110T chip to establish a verification platform on RTL-level, also with some necessary analysis and verification. The synthesis of the router shows it consumes 1% of the chip´s storage resources and 6% of the logic resources, and its maximum operating frequency is up to 155.441MHz when the width of the wire is set to be 8bit and the depth of buffer to be 16 flits.
Keywords :
circuit switching; field programmable gate arrays; network-on-chip; quality of service; telecommunication network routing; FPGA; QoS router; RTL; XC5VLX110T chip; circuit-switching; frequency 155.441 MHz; network-on-chip; word length 8 bit; wormhole-switching; Field programmable gate arrays; Registers; Switches; Switching circuits; Table lookup; FPGA; Network-on-Chip (NoC); QoS; Router;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Network Technology (ICCSNT), 2011 International Conference on
Conference_Location :
Harbin
Print_ISBN :
978-1-4577-1586-0
Type :
conf
DOI :
10.1109/ICCSNT.2011.6182327
Filename :
6182327
Link To Document :
بازگشت