DocumentCode :
1805806
Title :
Design of a Microprocessor Datapath Using Four-Valued Differential-Pair Circuits
Author :
Mochizuki, Akira ; Kitamura, Takeshi ; Shirahama, Hirokatsu ; Hanyu, Takahiro
Author_Institution :
Tohoku University, Japan
fYear :
2006
fDate :
17-20 May 2006
Firstpage :
14
Lastpage :
14
Abstract :
New four-valued logic and static storage components using differential-pair circuits (DPCs) are proposed for a high-performance microprocessor datapath. The DPCbased circuit makes a signal-voltage swing small yet the current-driving capability large, and generates complementary outputs. Both a four-valued comparator and a binary static latch can be merged into a simple DPC-based circuit structure, which achieves low-power dissipation and small chip area while maintaining high-speed switching. As a typical application, a 32-bit microprocessor datapath with five pipelining stages is implemented using the proposed circuit technique in 0.18ìm CMOS, and its advantages are demonstrated in comparison with a corresponding CMOS implementation.
Keywords :
CMOS logic circuits; CMOS technology; Clocks; Delay; Detectors; Microprocessors; Power dissipation; Switching circuits; Transistors; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2006. ISMVL 2006. 36th International Symposium on
ISSN :
0195-623X
Print_ISBN :
0-7695-2532-6
Type :
conf
DOI :
10.1109/ISMVL.2006.18
Filename :
1623966
Link To Document :
بازگشت