Title :
Problem of timing mismatch in interleaved ADCs
Author_Institution :
Electr. Eng. Dept., Univ. of California, Los Angeles, CA, USA
Abstract :
Time interleaving can relax the speed-power trade-off of analog-to-digital converters but at the cost of sensitivity to interchannel mismatches. This paper addresses the problem of timing mismatch, its detection, and its correction. A new frequency-domain analysis gives insight into the impact of the mismatch on random input signals and quantifies the resulting noise. A number of timing error calibration techniques are reviewed and a new approach is proposed.
Keywords :
analogue-digital conversion; frequency-domain analysis; timing; frequency domain analysis; interleaved ADC; random input signal; timing error calibration technique; timing mismatch; Calibration; Clocks; Frequency domain analysis; Multiplexing; Noise; Timing; Voltage-controlled oscillators;
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2012 IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4673-1555-5
Electronic_ISBN :
0886-5930
DOI :
10.1109/CICC.2012.6330655