DocumentCode :
1807012
Title :
Synthesizing Tiled Matrix Decomposition on FPGAs
Author :
Tai, Yi-Gang ; Psarris, Kleanthis ; Lo, Chia-Tien Dan
Author_Institution :
Dept. of Comput. Sci., Univ. of Texas at San Antonio, San Antonio, TX, USA
fYear :
2011
fDate :
5-7 Sept. 2011
Firstpage :
464
Lastpage :
469
Abstract :
Hardware accelerators such as FPGAs and GPUs in heterogeneous systems are being increasingly important for many applications. For high performance computing, the flexibility and efficiency of FPGA makes it an attractive alternative to other approaches. However, for applications that have to decompose large matrices, not many scalable solutions can be found on FPGAs. In this paper, we propose a scalable QR matrix decomposer on FPGAs based on the latest advances in tiled matrix decomposition algorithms for high performance linear algebra. The proposed design can decompose a matrix of size limited only by off-chip memory and has the potential to achieve high performance.
Keywords :
field programmable gate arrays; matrix decomposition; FPGA; GPU; field programmable gate arrays; hardware accelerators; high performance linear algebra; off-chip memory; scalable QR matrix decomposer; tiled matrix decomposition algorithms; Field programmable gate arrays; Matrix decomposition; Partitioning algorithms; Pipeline processing; System-on-a-chip; Tiles; FPGA; QR matrix decomposition; hardware accelerator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
Type :
conf
DOI :
10.1109/FPL.2011.91
Filename :
6044864
Link To Document :
بازگشت