DocumentCode :
1807020
Title :
A Coarse-grained asynchronous data-driven design flow
Author :
Ren, Hongguang ; Wang, Zhiying ; Lu, Hongyi
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Technol., Changsha, China
Volume :
4
fYear :
2011
fDate :
24-26 Dec. 2011
Firstpage :
2602
Lastpage :
2605
Abstract :
As the synchronous circuit design is facing some limits, such as the power wall and the clock skew problem, the asynchronous circuit design is approaching a revival. This paper presents a coarse-grained data-driven design flow for asynchronous circuits, which aims at both performance and design efficiency. Based on a set of data-driven components, pipelined asynchronous circuits can be efficiently constructed. We optimize the circuits by combining components to form coarse-grained pipelines. Experimental results on an asynchronous pipelined 32-bit iterative multiplier show the efficiency of our design flow.
Keywords :
asynchronous circuits; iterative methods; logic design; asynchronous circuit design; asynchronous pipelined 32-bit iterative multiplier; clock skew problem; coarse-grained asynchronous data-driven design flow; coarse-grained pipelines; design efficiency; pipelined asynchronous circuits; power wall; synchronous circuit design; Asynchronous circuits; Latches; Optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Network Technology (ICCSNT), 2011 International Conference on
Conference_Location :
Harbin
Print_ISBN :
978-1-4577-1586-0
Type :
conf
DOI :
10.1109/ICCSNT.2011.6182500
Filename :
6182500
Link To Document :
بازگشت