DocumentCode :
1810839
Title :
A 300KHz bandwidth 3.9GHz 0.18μm CMOS fractional-N synthesizer with 13dB broadband phase noise reduction
Author :
Wu, Chun-Pang ; Wang, Sheng-Sian ; Tsao, Hen-Wai ; Wu, Jingshown
Author_Institution :
Chip Implementation Center (CIC), Hsinchu, Taiwan
fYear :
2011
fDate :
12-16 Sept. 2011
Firstpage :
451
Lastpage :
454
Abstract :
This paper describes a sigma-delta fractional-N synthesizer architecture with fractional spur and quantization noise cancellation. Modified phase frequency detector (PFD) and charge pump are utilized to improve the linearity. A delay line with 54 ps delay resolution is inserted between the reference signal and PFD to compensate phase errors. At least 13 dB fractional spur and quantization noise improvement could be achieved with 300 KHz loop bandwidth at 3.9 GHz synthesized frequency in a standard 0.18 μm CMOS technology which occupies 1.21×1.23 mm2. The improvement can be further enhanced when delay resolution is improved with more advanced process.
Keywords :
CMOS integrated circuits; charge pump circuits; phase noise; sigma-delta modulation; CMOS fractional-N synthesizer; bandwidth 300 kHz; broadband phase noise reduction; charge pump; fractional spur; frequency 3.9 GHz; modified phase frequency detector; noise figure 13 dB; quantization noise cancellation; size 0.18 mum; Bandwidth; Noise; Phase frequency detector; Phase locked loops; Quantization; Synthesizers; Voltage-controlled oscillators; Delta-Sigma modulator; digital quantizer; fractional-N PLL; spurious-tone suppression techniques;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ESSCIRC (ESSCIRC), 2011 Proceedings of the
Conference_Location :
Helsinki
ISSN :
1930-8833
Print_ISBN :
978-1-4577-0703-2
Electronic_ISBN :
1930-8833
Type :
conf
DOI :
10.1109/ESSCIRC.2011.6045004
Filename :
6045004
Link To Document :
بازگشت