DocumentCode :
1810852
Title :
A 2.6psrms-period-jitter 900MHz all-digital fractional-N PLL built with standard cells
Author :
Su, Richard ; Lanzisera, Steven ; Pister, Kristofer S J
Author_Institution :
BSAC, Univ. of California, Berkeley, CA, USA
fYear :
2011
fDate :
12-16 Sept. 2011
Firstpage :
455
Lastpage :
458
Abstract :
An all-digital fractional-N Phase-Locked Loop (PLL) built with standard cells and digital synthesis tools allows easier integration with digital blocks and portability to different processes or technologies. This paper presents a PLL built with standard cells and digital synthesis tools and achieves good jitter performance. It uses an embedded time-to-digital converter (TDC) with multipath to increase TDC resolution, and includes digital correction circuitry to resolve issues from clock skew. A .18μm CMOS prototype occupies 500μm × 500μm of area, generates a 900MHz clock from a 10MHz reference, has phase noise of -90dBc/Hz at 1MHz offset and 2.62psrms jitter while consuming 4.2mA from a 1.8V supply.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; clocks; digital phase locked loops; phase noise; reference circuits; timing jitter; CMOS prototype; all-digital fractional-N PLL; clock skew; current 4.2 mA; digital correction circuitry; digital synthesis; embedded time-to-digital converter; frequency 10 MHz; frequency 900 MHz; jitter performance; phase noise; phase-locked loop; reference; size 0.18 mum; standard cells; voltage 1.8 V; Clocks; Jitter; Phase locked loops; Phase noise; Prototypes; Radiation detectors; Ring oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ESSCIRC (ESSCIRC), 2011 Proceedings of the
Conference_Location :
Helsinki
ISSN :
1930-8833
Print_ISBN :
978-1-4577-0703-2
Electronic_ISBN :
1930-8833
Type :
conf
DOI :
10.1109/ESSCIRC.2011.6045005
Filename :
6045005
Link To Document :
بازگشت