Title :
Mixed-mode simulation of phase-locked loops
Author :
Antao, Brian A A ; El-Turky, Fatehy M. ; Leonowich, Robert H.
Author_Institution :
Dept. of Electr. Eng., Vanderbilt Univ., Nashville, TN, USA
Abstract :
Behavioral models for mixed-mode and multilevel simulation of phase-locked loops (PLLs) are described. PLLs are a difficult class of systems to evaluate using conventional circuit simulators because of the mixed analog-digital signals involved, and extensively long run times required to capture the performance. Behavioral modeling techniques and a mixed-signal simulator, the ADAMS simulator, are used to overcome these limitations. An all-analog PLL is simulated at the behavioral level to measure the lock-in characteristics as well as the tracking range. A high-speed digital PLL is simulated at the behavioral level, as well as at a multilevel using device-level models for the phase detector, to measure the lock-in time and detect false locking
Keywords :
phase locked loops; ADAMS simulator; all-analog; behavioural models; device-level models; false locking; high-speed digital; lock-in characteristics; mixed-mode simulation; mixed-signal simulator; multilevel simulation; phase detector; phase-locked loops; tracking range; Analog-digital conversion; Circuit simulation; Clocks; Detectors; Phase detection; Phase locked loops; Phase measurement; Runtime; SPICE; Time measurement;
Conference_Titel :
Custom Integrated Circuits Conference, 1993., Proceedings of the IEEE 1993
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0826-3
DOI :
10.1109/CICC.1993.590585