• DocumentCode
    18145
  • Title

    Influence of Transfer Gate Design and Bias on the Radiation Hardness of Pinned Photodiode CMOS Image Sensors

  • Author

    Goiffon, Vincent ; Estribeau, Magali ; Cervantes, Paola ; Molina, Rafael ; Gaillardin, M. ; Magnan, Pierre

  • Author_Institution
    ISAE, Univ. de Toulouse, Toulouse, France
  • Volume
    61
  • Issue
    6
  • fYear
    2014
  • fDate
    Dec. 2014
  • Firstpage
    3290
  • Lastpage
    3301
  • Abstract
    The effects of Cobalt 60 gamma-ray irradiation on pinned photodiode (PPD) CMOS image sensors (CIS) are investigated by comparing the total ionizing dose (TID) response of several transfer gate (TG) and PPD designs manufactured using a 180 nm CIS process. The TID induced variations of charge transfer efficiency (CTE), pinning voltage, equilibrium full well capacity (EFWC), full well capacity (FWC) and dark current measured on the different pixel designs lead to the conclusion that only three degradation sources are responsible for all the observed radiation effects: the pre-metal dielectric (PMD) positive trapped charge, the TG sidewall spacer positive trapped charge and, with less influence, the TG channel shallow trench isolation (STI) trapped charge. The different FWC evolutions with TID presented here are in very good agreement with a recently proposed analytical model. This work also demonstrates that the peripheral STI is not responsible for the observed degradations and thus that the enclosed layout TG design does not improve the radiation hardness of PPD CIS. The results of this study also lead to the conclusion that the TG OFF voltage bias during irradiation has no influence on the radiation effects. Alternative design and process solutions to improve the radiation hardness of PPD CIS are discussed.
  • Keywords
    CMOS image sensors; charge exchange; photodiodes; radiation hardening (electronics); TG channel shallow trench isolation trapped charge; TG sidewall spacer positive trapped charge; charge transfer efficiency; dark current; equilibrium full well capacity; gamma ray irradiation; pinned photodiode CMOS image sensors; pinning voltage; premetal dielectric positive trapped charge; radiation hardness; total ionizing dose response; transfer gate design; Active pixel sensors; CMOS image sensors; Dark current; Ionizing radiation; Photodiodes; Radiation effects; Radiation hardening (electronics); Active pixel sensor (APS); CMOS image sensor (CIS); CTI; DSM; RHBD; charge transfer efficiency (CTE); dark current; deep submicron process; equilibrium full well capacity (EFWC); full well capacity (FWC); gamma-ray; image sensor; integrated circuit; interface states; ionizing radiation; monolithic active pixel sensor (MAPS); pinned photodiode (PPD); pinning voltage; pre-metal dielectric (PMD); radiation damage; radiation effect; radiation hardening; shallow trench isolation (STI); spacer; total ionizing dose (TID); transfer gate (TG); trapped charge;
  • fLanguage
    English
  • Journal_Title
    Nuclear Science, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9499
  • Type

    jour

  • DOI
    10.1109/TNS.2014.2360773
  • Filename
    6939744