DocumentCode :
1816732
Title :
A programmable VLSI neural network processor for digital communications
Author :
Choi, Joongho ; Bang, Sa Hyun ; Sheu, Bing J.
Author_Institution :
Dept. of Electr. Eng., Univ. of Southern California, Los Angeles, CA, USA
fYear :
1993
fDate :
9-12 May 1993
Abstract :
An analog VLSI neural network processor is developed for digital communication receiver applications without any need for a priori estimation of the channel characteristics. Network training is performed by the modified Kalman filtering algorithm to speed up the convergence process for intersymbol interference and white Gaussian noise communication channels. The fabricated chip is based on a four-layered network running at 1 MHz in a 2-μm CMOS technology. Measured characteristics of the electrically programmable wide-range synapse cell, the input neuron, and the output neuron are supportive of precision network operation
Keywords :
neural chips; 1 MHz; 2 micron; CMOS technology; analog VLSI neural network processor; digital communication receiver; four-layered network; input neuron; intersymbol interference; modified Kalman filtering algorithm; network training; output neuron; precision network operation; programmable; white Gaussian noise communication channels; wide-range synapse cell; CMOS technology; Communication channels; Digital communication; Filtering algorithms; Gaussian noise; Intersymbol interference; Kalman filters; Neural networks; Neurons; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1993., Proceedings of the IEEE 1993
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0826-3
Type :
conf
DOI :
10.1109/CICC.1993.590733
Filename :
590733
Link To Document :
بازگشت