DocumentCode :
1820681
Title :
Novel integrated CMOS pixel structures for vertex detectors
Author :
Kleinfelder, Stuart ; Bieser, Fred ; Chen, Yandong ; Gareus, Robin ; Matis, Howard S. ; Oldenburg, Markus ; Retierc, F. ; Ritter, Hans Georg ; Wieman, Howard H. ; Yamamoto, Eugene
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Irvine, CA, USA
Volume :
1
fYear :
2003
fDate :
19-25 Oct. 2003
Firstpage :
335
Abstract :
Novel CMOS active pixel structures for vertex detector applications have been designed and tested. The overriding goal of this work is to increase the signal to noise ratio of the sensors and readout circuits. A large-area native epitaxial silicon photogate was designed with the aim of increasing the charge collected per struck pixel and to reduce charge diffusion to neighboring pixels. The photogate then transfers the charge to a low capacitance readout node to maintain a high charge to voltage conversion gain. Two techniques for noise reduction are also presented. The first is a per-pixel kT/C noise reduction circuit that produces results similar to traditional correlated double sampling (CDS). It has the advantage of requiring only one read, as compared to two for CDS, and no external storage or subtraction is needed. The technique reduced input-referred temporal noise by a factor of 2.5, to 12.8 e-. Finally, a column-level active reset technique is explored that suppresses kT/C noise during pixel reset. In tests, noise was reduced by a factor of 7.6 times, to an estimated 5.1 e- input-referred noise. The technique also dramatically reduces fixed pattern (pedestal) noise, by up to a factor of 21 in our tests. The latter feature may possibly reduce pixel-by-pixel pedestal differences to levels low enough to permit sparse data scan without per-pixel offset corrections.
Keywords :
CMOS image sensors; nuclear electronics; position sensitive particle detectors; column-level active reset technique; correlated double sampling; fixed pattern noise; input-referred temporal noise; integrated CMOS pixel structures; large-area native epitaxial Si photogate; noise reduction; readout circuits; sensors; signal to noise ratio; vertex detectors; Active noise reduction; Capacitance; Circuit noise; Circuit testing; Detectors; Noise reduction; Sampling methods; Signal to noise ratio; Silicon; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record, 2003 IEEE
ISSN :
1082-3654
Print_ISBN :
0-7803-8257-9
Type :
conf
DOI :
10.1109/NSSMIC.2003.1352058
Filename :
1352058
Link To Document :
بازگشت