DocumentCode :
1821070
Title :
Built-in intermediate voltage testing for CMOS circuits
Author :
Tang, Jing-Jou ; Lee, Kuen-Jong ; Liu, Bin-Da
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
1995
fDate :
6-9 Mar 1995
Firstpage :
372
Lastpage :
376
Abstract :
In this paper, we propose a new testing technique called built-in intermediate voltage testing for CMOS circuits. This technique provides a high quality test which cannot be achieved by conventional functional testing. Three novel circuit designs that can detect faults resulting in intermediate voltage values are presented. These designs can also be used to detect slow transition faults and the metastability of flip-flops. The detection speed, area overhead, circuit complexity, and the performance impact on the circuits under test are analyzed. The results validate the feasibility of these designs in CMOS testing
Keywords :
CMOS logic circuits; built-in self test; circuit stability; design for testability; fault diagnosis; flip-flops; integrated circuit testing; logic testing; sequential circuits; CMOS circuits; area overhead; built-in intermediate voltage testing; circuit complexity; detection speed; flip-flops; intermediate voltage values; metastability; slow transition faults; Circuit faults; Circuit synthesis; Circuit testing; Complexity theory; Electrical fault detection; Fault detection; Flip-flops; Metastasis; Performance analysis; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1995. ED&TC 1995, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-7039-8
Type :
conf
DOI :
10.1109/EDTC.1995.470369
Filename :
470369
Link To Document :
بازگشت