DocumentCode :
1821626
Title :
Low power wallace tree multiplier using modified full adder
Author :
Jaiswal, Kokila Bharti ; Kumar V, Nithish ; Seshadri, Pavithra ; Lakshminarayanan, G.
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Tiruchirappalli, India
fYear :
2015
fDate :
26-28 March 2015
Firstpage :
1
Lastpage :
4
Abstract :
Achieving high speed integrated circuits with low power consumption is a major concern for the VLSI circuit designers. Most arithmetic operations are done using multiplier, which is the major power consuming element in the digital circuits. Basically the process of multiplication is realized in hardware in terms of shift and add operation. The optimization of adder has led to the improvement in performance of multiplier. In this paper, a modified full adder using multiplexer is proposed to achieve low power consumption of multiplier. To analyze the efficiency of proposed design, the conventional Wallace tree multiplier structure is used. The designs are developed using Verilog HDL and the functionalities are verified through simulation using Quartus II. The designs are synthesized in Synopsys Design Compiler using SAED90nm CMOS technology. The ASIC synthesis results of the proposed multiplier shows an average reduction of 37.45% in power consumption, 45.75% in area, and 17.65% in delay compared to the existing approaches.
Keywords :
CMOS logic circuits; VLSI; adders; digital arithmetic; logic design; low-power electronics; multiplying circuits; optimisation; trees (mathematics); ASIC synthesis; Quartus II; SAED CMOS technology; Synopsys design compiler; VLSI circuit designers; Verilog HDL; adder optimization; arithmetic operations; digital circuits; high speed integrated circuits; low power Wallace tree multiplier; modified full adder; size 90 nm; Adders; Delays; Hardware design languages; Logic gates; Multiplexing; Power demand; Signal processing; Application Specific Integrated Circuit (ASIC); Full adder; Multiplexer; Wallace tree multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Communication and Networking (ICSCN), 2015 3rd International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4673-6822-3
Type :
conf
DOI :
10.1109/ICSCN.2015.7219880
Filename :
7219880
Link To Document :
بازگشت