Title :
FPGA realisation of multiplierless FIR filter architectures
Author :
Britto, Pari J. ; Rani, Joy Vasantha S. P. ; Selestin Soundarya, A. ; Vineeth, B. ; Vijayakumar, P.
Author_Institution :
Dept. of Electron. Eng., Anna Univ., Chennai, India
Abstract :
In this paper, FPGA realization of MUX based multiplier and odd multiple scheme architectures are proposed for FIR filter and discussed in terms of complexity. In digital filter implementation, the multiplier usage is avoided by using MUX based multiplier and Look Up Table (LUT) based multiplier. These multipliers are used for constructing direct form FIR filters with signed number representation. The two architectures have been implemented using Verilog and synthesized using Altera Cyclone II EP2C35F672C6. The performance is analyzed for 4,8,16 tap filters. The results show that for a MUX based multiplier architecture occupies ¼th area compared with Odd multiple scheme LUT based filters.
Keywords :
FIR filters; field programmable gate arrays; logic design; multiplying circuits; table lookup; Altera Cyclone II EP2C35F672C6; FPGA; LUT based multiplier; MUX based multiplier; Verilog; digital filter; finite impulse response; look up table based multiplier; multiplierless FIR filter; odd multiple scheme LUT based filters; odd multiple scheme architecture; Arrays; Field programmable gate arrays; Signal processing; Table lookup; Distributed Arithmetic; FIR filter; Look-up Table; Reconfigurable Architecture;
Conference_Titel :
Signal Processing, Communication and Networking (ICSCN), 2015 3rd International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4673-6822-3
DOI :
10.1109/ICSCN.2015.7219881