Title :
Design of multilayer on-chip inductor with low k-dielectrics for RF applications
Author :
Nagesh Deevi, B.V.N.S.M. ; Rao, N. Bheema
Author_Institution :
Dept. of E.C.E, Nat. Inst. of Technol., Warangal, India
Abstract :
In this paper the effect of low k dielectrics on Quality factor is studied using multi level interconnect technology. With low-K dielectric we achieved improvement in the Quality factor of spiral inductor at higher frequency. From the simulation results the proposed inductor using low k dielectric achieved high Q with 100% improvement when compared with basic CMOS process on chip inductor. The percentage of increase in quality will improve as we increase the outer diameter of the spiral inductor. It is also observed the effect of conductor width and outer diameter on the proposed inductor following standard rules defined. The proposed inductor structure occupies maximum area of 20μm×20μm which is suitable for higher order RF frequency applications.
Keywords :
CMOS integrated circuits; Q-factor; inductors; integrated circuit interconnections; low-k dielectric thin films; radiofrequency integrated circuits; radiofrequency interconnections; CMOS process; RF applications; low k-dielectrics; multilayer on-chip inductor design; multilevel interconnect technology; quality factor; size 20 mum; spiral inductor; Capacitance; Inductance; Inductors; Metals; Q-factor; Silicon; Spirals; Di-electric constant; Inductance; Outer diameter; Quality factor; Self resonant frequency (SRF);
Conference_Titel :
Signal Processing, Communication and Networking (ICSCN), 2015 3rd International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4673-6822-3
DOI :
10.1109/ICSCN.2015.7219894