Title :
Distributed implementation of an ATPG system using dynamic fault allocation
Author :
Aguado, M.J. ; de la Torre, E. ; Miranda, M.A. ; López-Barrio, C.
Author_Institution :
Telefonica I&D, Madrid, Spain
Abstract :
This paper presents a new approach to a distributed ATPG system for large combinational circuits. Although several ATPG parallel implementations have been developed, many of them rely on the use of very specialized and expensive hardware. However, the proposed implementation is built over an heterogeneous network of workstations, which is normally available at all design labs. The proposed parallelization scheme is based on an integrated random and deterministic test vector generation/fault simulation environment, combined with an efficient fault list partitioning strategy and a dynamic communication structure. Reduced numbers of test vectors and significant speed-up factors are reported
Keywords :
VLSI; automatic test software; automatic testing; combinational circuits; digital simulation; fault diagnosis; integrated logic circuits; list processing; logic testing; parallel processing; ATPG; combinational circuits; deterministic test vector generation; distributed implementation; dynamic communication structure; dynamic fault allocation; fault list partitioning strategy; fault simulation; heterogeneous network; parallel implementations; random test vector generation; workstations; Application software; Automatic test pattern generation; Central Processing Unit; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Distributed computing; Hardware; Workstations;
Conference_Titel :
Test Conference, 1993. Proceedings., International
Conference_Location :
Baltimore, MD
Print_ISBN :
0-7803-1430-1
DOI :
10.1109/TEST.1993.470671