Title :
Prototyping of low-cost wafer level packages
Author :
Chen, Haoyang ; Tee, Tong Yan ; Siew, Glen ; Soh, Serine ; Kang, In Soo ; Kim, Jong Heon ; Lee, Teck Kheng ; Ser, Bok Leng ; Ng, Hun Shen ; Hoe, Germaine ; Gao, Shan
Author_Institution :
Nepes Pte Ltd., Singapore, Singapore
Abstract :
WLP with various design configurations is fast becoming a common package for high performance applications. Besides large-die or embedded WLPs in System-in-Package, technology development in the industry also focuses on cost-effective WLP with acceptable level of functional and reliability performances, suitable for low-pin-count or small-die applications. Nepes is developing a series of low-cost wafer level packages (LCWLPs) to address the cost and technology demands. This paper will focus on prototyping of a non-UBM LCWLP with RDL, to be used as a baseline for relative cost, functional and reliability performances comparison with conventional WLPs and future LCWLPs of the same die sizes and ball layout. Previously, simulations were performed to confirm good electrical, mechanical (warpage and thermal cycling) and thermal performances of LCWLP. Here, process development is carried out to fabricate prototype of LCWLP. Several process issues are successfully resolved. Subsequently, LCWLP is qualified under package level reliability tests, including multi-reflow, solder shear/pull tests, pressure cooker test (PCT), and high temperature storage (HTS) test. After package level qualification, effort will be spent on board level tests. Here, board level drop test simulations are conducted for 3 different sizes of LCWLP. They are shown to have reasonable drop test performance, comparable to typical BGAs.
Keywords :
reflow soldering; semiconductor device reliability; wafer level packaging; RDL; board level drop test simulations; functional performances; high performance applications; high temperature storage test; low-cost wafer level packages; low-pin-count; multi-reflow; package level qualification; package level reliability tests; pressure cooker test; prototyping; reliability performances; small-die applications; solder shear/pull tests; system-in-package; technology development; Copper; High temperature superconductors; Reliability engineering; Semiconductor device reliability; Stress;
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2011 IEEE 13th
Conference_Location :
Singapore
Print_ISBN :
978-1-4577-1983-7
Electronic_ISBN :
978-1-4577-1981-3
DOI :
10.1109/EPTC.2011.6184496