Title :
Exploring the design space for a shared-cache multiprocessor
Author :
Nayfeh, Basem A. ; Olukotun, Kunle
Author_Institution :
Comput. Syst. Lab., Stanford Univ., CA, USA
Abstract :
In the near future, semiconductor technology will allow the integration of multiple processors on a chip or multichip-module (MCM). The authors investigate the architecture and partitioning of resources between processors and cache memory for single chip and MCM-based multiprocessors. They study the performance of a cluster-based multiprocessor architecture in which processors within a cluster are tightly coupled via a shared cluster cache for various processor-cache configurations. The results show that for parallel applications, clustering via shared caches provides an effective mechanism for increasing the total number of processors in a system, without increasing the number of invalidations. Combining these results with cost estimates for shared cluster cache implementations leads to two conclusions: 1) For a four cluster multiprocessor with single chip clusters, two processors per cluster with a smaller cache provides higher performance and better cost/performance than a single processor with a larger cache and 2) this four cluster configuration can be scaled linearly in performance by adding processors to each cluster using MCM packaging techniques
Keywords :
buffer storage; parallel architectures; performance evaluation; shared memory systems; cache memory; cluster-based multiprocessor; clustering; cost/performance; multiprocessor architecture; partitioning of resources; performance; shared caches; shared cluster cache; shared-cache multiprocessor; Cache memory; Computer architecture; Cost function; Delay; Integrated circuit interconnections; Laboratories; Lead compounds; Packaging; Space exploration; Space technology;
Conference_Titel :
Computer Architecture, 1994., Proceedings the 21st Annual International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-8186-5510-0
DOI :
10.1109/ISCA.1994.288152