DocumentCode :
1830707
Title :
Low variation current source for 90nm CMOS
Author :
Zhang, Xuan ; Pappu, Anand M. ; Apsel, Alyssa B.
Author_Institution :
Sch. of Electr. & Comput. Eng., Cornell Univ., Ithaca, NY
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
388
Lastpage :
391
Abstract :
We investigate an addition-based current source that reduces the impact of process variation and device mismatch without post-fabrication efforts. By optimizing the transistor size and taking the advantage of the nonlinearity associated with real resistors in 90 nm CMOS technology, we are able to achieve significant performance improvement. Simulation based on the proposed circuit topology shows more than 67% reduction in the current variation of an equally sized single transistor current source.
Keywords :
CMOS integrated circuits; network topology; CMOS; addition-based current source; circuit topology; low variation current source; single transistor current source; size 90 nm; CMOS technology; Circuit optimization; Circuit simulation; Circuit synthesis; Circuit topology; Design engineering; Fabrication; Process design; Resistors; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541436
Filename :
4541436
Link To Document :
بازگشت