DocumentCode :
1831158
Title :
The efficient VLSI design of BI-CUBIC convolution interpolation for digital image processing
Author :
Lin, Chung-chi ; Sheu, Ming-hwa ; Chiang, Huann-Keng ; Liaw, Chishyan ; Wu, Zeng-chuan
Author_Institution :
Grad. Sch. of Eng. Sci. & Technol., Nat. Yunlin Univ. of Sci. & Technol., Yunlin
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
480
Lastpage :
483
Abstract :
This paper presents an efficient VLSI design of bicubic convolution interpolation for digital image processing. The architecture of reducing the computational complexity of generating coefficients as well as decreasing number of memory access times is proposed. Our proposed method provides a simple hardware architecture design, low computation cost and is easy to implement. Based on our technique, the high-speed VLSI architecture has been successfully designed and implemented with TSMC 0.13 mum standard cell library. The simulation results demonstrate that the high performance architecture of bi-cubic convolution interpolation at 279 MHz with 30643 gates in a 498times498 mum chip is able to process digital image scaling for HDTV in real-time.
Keywords :
VLSI; computational complexity; convolution; digital signal processing chips; high definition television; image processing; HDTV; bi-cubic convolution interpolation; computational complexity; digital image processing; frequency 279 MHz; hardware architecture design; high-speed VLSI design architecture; size 0.13 mum; Computational complexity; Computational efficiency; Computational modeling; Computer architecture; Convolution; Digital images; Hardware; Interpolation; Software libraries; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541459
Filename :
4541459
Link To Document :
بازگشت