DocumentCode :
1831652
Title :
A Dual-Vt low leakage SRAM array robust to process variations
Author :
Lee, Jungseob ; Xie, Lin ; Davoodi, Azadeh
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Wisconsin, Madison, WI
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
580
Lastpage :
583
Abstract :
This paper presents a dual-Vt SRAM array design which is robust to process variations. After reviewing a cell-level analysis to compare various dual-Vt configurations under variations, an algorithm is introduced which assigns a configuration to each cell in an SRAM array to meet a target read delay with minimum leakage at a desired probability. Two versions of the algorithm are discussed which trade off accuracy in wire delay estimation with granularity of assignment. Simulation results show the probability of meeting a target read delay at various locations is at least 0.93 using our proposed techniques.
Keywords :
SRAM chips; electrical faults; SRAM array; cell-level analysis; granularity; leakage; target read delay; wire delay estimation; Algorithm design and analysis; Circuits; Decoding; Delay estimation; Fluctuations; Random access memory; Robustness; Sleep; Stability; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541484
Filename :
4541484
Link To Document :
بازگشت