Title :
A 6-bit pipelined analog-to-digital converter with current-switching open-loop residue amplification
Author :
Hsieh, Fen-Chiu ; Lee, Tai-Cheng
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
Abstract :
A 700-MHz 6-bit pipelined ADC with current-switching open-loop residue amplification and global-gain control is designed. Using a multiplexed-input architecture to implement T/H and MDAC circuits, the transmission-gate switching is replaced by the current-switching technique. Without the need of digital calibration, a global-gain control technique is employed to eliminate the gain error. Fabricated in a 0.13-mum CMOS technology, the ADC consumes 24 mW from a 1.2-V power supply while the active area is only 0.052 mm2.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; 6-bit pipelined analog-to-digital converter; CMOS technology; MDAC circuits; T-H circuits; current-switching open-loop residue amplification; frequency 700 MHz; global-gain control; multiplexed-input architecture; power 24 mW; size 0.13 mum; transmission-gate switching; voltage 1.2 V; Analog-digital conversion; CMOS technology; Clocks; Computer architecture; Energy consumption; Equations; Sampling methods; Switches; Switching circuits; Threshold voltage;
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
DOI :
10.1109/ASSCC.2008.4708729