Title :
A 300 MHz embedded flash memory with pipeline architecture and offset-free sense amplifiers for dual-core automotive microcontrollers
Author :
Kajiyama, Shinya ; Fujito, Masamichito ; Kasai, Hideo ; Mizuno, Makoto ; Yamaguchi, Takanori ; Shinagawa, Yutaka
Author_Institution :
Central Res. Lab., Hitachi Ltd., Kokubunji
Abstract :
We propose a novel 300 MHz embedded flash memory for dual-core microcontrollers targeting shared ROM architecture. One of the features is a three-stage pipeline read operation, which enables reduced access pitch and therefore reduced performance penalty due to shared ROM access conflict. The second feature is a highly sensitive sense amplifier that achieves efficient pipeline operation with two-cycle latency one-cycle pitch because of a shortened sense time of 0.63 ns. The combination of the pipeline architecture and the proposed sense amplifiers achieves significant reduction in access-conflict penalties with shared ROM and enhanced performance of 32-bit RISC dual-core microcontrollers by 30%.
Keywords :
automotive electronics; flash memories; microcontrollers; pipeline processing; read-only storage; reduced instruction set computing; RISC; ROM; dual-core automotive microcontrollers; embedded flash memory; frequency 300 MHz; offset-free sense amplifiers; one-cycle pitch; pipeline architecture; two-cycle latency; Automotive engineering; Delay; Distributed amplifiers; Flash memory; Memory architecture; Microcontrollers; Operational amplifiers; Pipelines; Read only memory; Solid state circuits;
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
DOI :
10.1109/ASSCC.2008.4708777