DocumentCode :
1836639
Title :
High-performance low-power AND and Sense-Amp address decoders with selective precharging
Author :
Turi, Michael A. ; Frias, Jos G Delgado
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Washington State Univ., Pullman, WA
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
1464
Lastpage :
1467
Abstract :
This paper presents and evaluates two novel address decoding schemes that use selective precharging, the sense-amp and the AND decoders, in comparison to the conventional NOR decoder. Simulations for all three designs are performed using 65 nm CMOS technology and the delays of all three decoders are set to 120 ps for a common base comparison. The most selective AND decoder performs best and dissipates between 0.17% and 43.17% (29.29% on average) and the selective Sense-Amp decoder dissipates between 28.81% and 48.33% (39.96% on average) of the energy dissipated by the nonselective conventional decoder.
Keywords :
CMOS logic circuits; NOR circuits; amplifiers; codecs; decoding; delays; integrated circuit design; logic gates; AND decoders; CMOS technology; NOR decoder; address decoding schemes; delays; selective sense-amp decoder; CMOS technology; Circuits; Clocks; Computer science; Decoding; Delay; Inverters; Power generation; Random access memory; Signal design; Address decoder; high-performance; selective precharge;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541705
Filename :
4541705
Link To Document :
بازگشت