• DocumentCode
    1836660
  • Title

    Optimization techniques of AAC decoder on PACDSP VLIW processor

  • Author

    Liu, Chun-Nan ; Hung, Jui-Hong ; Tsai, Tsung-Han

  • Author_Institution
    SoC Technol. Center, Ind. Technol. Res. Inst., Hsinchu
  • fYear
    2008
  • fDate
    18-21 May 2008
  • Firstpage
    1468
  • Lastpage
    1471
  • Abstract
    MPEG AAC has been widely used in variant applications and there are several standards developed based on the AAC. Considering to the trade-off between flexibility and performance, the DSP is adopted for implementation. The power consumption is an important issue for portable devices and there are limited resources on the DSP. However, due to the complex algorithms in AAC, design optimizations are required to reduce the power consumption and the memory utilization. Besides, the traditional algorithms usually not addressed on the optimization of VLIW based DSP. In this paper, we propose optimization techniques for the AAC decoding blocks on a VLIW based PACDSP processor. The realized decoder can be operated at a lower frequency of only 15 MHz and needs only 27 Kbytes of program memory and 27 Kbytes of data memory.
  • Keywords
    audio coding; decoding; digital signal processing chips; optimisation; DSP; MPEG AAC decoding blocks; PACDSP VLIW processor; data memory; memory utilization; portable devices; power consumption; program memory; Application specific integrated circuits; Audio coding; Decoding; Digital signal processing; Energy consumption; Frequency domain analysis; Reduced instruction set computing; Signal processing algorithms; Standards development; VLIW;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
  • Conference_Location
    Seattle, WA
  • Print_ISBN
    978-1-4244-1683-7
  • Electronic_ISBN
    978-1-4244-1684-4
  • Type

    conf

  • DOI
    10.1109/ISCAS.2008.4541706
  • Filename
    4541706