Title :
Low-power 50% duty cycle corrector
Author :
Huang, Hong-Yi ; Liang, Chia-Ming ; Sun, Shi-Jia
Author_Institution :
Grad. Inst. of Electr. Eng., Nat. Taipei Univ., Taipei
Abstract :
This work presents a low-power 50% duty cycle corrector. A single-ended structure is adopted. The gain-boosting charge pump raises the loop performance and decreases the voltage ripples for increasing accuracy. The input duty range and operational frequency range are increased. The parameters of the design are optimized by loop analysis. A test chip is implemented in a 0.18 mum CMOS process. It´s successfully verified to obtain 50% output duty from 20 MHz to 2.5 GHz with wide input duty cycle range. The power consumption is 0.36 mW and measured jitter is 18.4 ps at 1 GHz.
Keywords :
CMOS integrated circuits; UHF circuits; VHF circuits; power consumption; CMOS process; duty cycle corrector; frequency 20 MHz to 2.5 GHz; gain-boosting charge pump; loop analysis; operational frequency range; power consumption; single-ended structure; voltage ripples; CMOS process; Charge pumps; Design optimization; Energy consumption; Frequency; Jitter; Power measurement; Semiconductor device measurement; Testing; Voltage;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4541929