DocumentCode :
1842393
Title :
Parallel core testing with multiple scan chains by test vector overlapping
Author :
Shinogi, Tsuyoshi ; Yamada, Yuki ; Hayashi, Tcmine ; Yoshikawa, Tomohiro ; Tsuruoka, Shinji
Author_Institution :
Dept. of Electr. & Electron. Eng., Mie Univ., Japan
fYear :
2005
fDate :
27-29 April 2005
Firstpage :
204
Lastpage :
207
Abstract :
This paper proposes the parallel testing of cores with multiple scan chains using the test vector overlapping for reduction of SoC testing cost. Unlike conventional scan architecture for SoC testing, by introducing multiple scan chain cores, our method can reduce the test application time without increasing the number of I/O pins used in testing, and reduce the test data volume. A controller design and a new overlapping algorithm are also presented for the test vector overlapping with multiple scan chain cores. Experimental results show its effectiveness.
Keywords :
automatic testing; built-in self test; integrated circuit testing; parallel architectures; system-on-chip; I/O pins; SoC test vector overlapping; controller design; multiple scan chains; parallel core testing; scan architecture; Algorithm design and analysis; Circuit testing; Costs; Hardware; Intellectual property; Large scale integration; Manufacturing; Pins; Protection; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2005. (VLSI-TSA-DAT). 2005 IEEE VLSI-TSA International Symposium on
Print_ISBN :
0-7803-9060-1
Type :
conf
DOI :
10.1109/VDAT.2005.1500056
Filename :
1500056
Link To Document :
بازگشت