DocumentCode :
1843063
Title :
A background comparator calibration technique for flash analog-to-digital converters
Author :
Huang, Chun-Cheng ; Wu, Jieh-Tsorng
Author_Institution :
Dept. of Electron. Eng., National Chiao-Tung Univ., Hsinchu, Taiwan
fYear :
2005
fDate :
27-29 April 2005
Firstpage :
311
Lastpage :
314
Abstract :
In modern integrated circuit systems, the flash ADC, which simultaneously compares input signal, is most suitable for high speed analog-to-digital conversion since it doesn´t require linear amplification. Due to the random input-referred offset voltage of the comparators, the linearity of the ADC transfer function is degraded. This offset is caused by device mismatches. And to overcome this inherent device´s constraint, several techniques have been proposed. This paper describes a background calibration technique that can perform offset trimming in comparators without interrupting the normal operation of the ADC. Since most of the required circuit overhead for the proposed scheme is in the digital domain and little modification is done to the analog critical signal path, the proposed scheme won´t degrade the speed of the circuit´s comparison function.
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; comparators (circuits); high-speed integrated circuits; integrated circuit design; ADC transfer function; background comparator calibration; comparators; device mismatches; flash analog-to-digital converters; integrated circuit systems; linear amplification; offset trimming; offset voltage; Analog integrated circuits; Analog-digital conversion; Calibration; Choppers; Degradation; Jitter; Linearity; Switching circuits; Transfer functions; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2005. (VLSI-TSA-DAT). 2005 IEEE VLSI-TSA International Symposium on
Print_ISBN :
0-7803-9060-1
Type :
conf
DOI :
10.1109/VDAT.2005.1500083
Filename :
1500083
Link To Document :
بازگشت