Title :
Don’t care filling for power minimization in VLSI circuit testing
Author :
Maiti, Tapas Kr ; Chattopadhyay, Santanu
Author_Institution :
Dept. of CSE & IT, Coll. of Eng. & Manage., Kolaghat
Abstract :
Power minimization is one of the very important issues in the testing of power constrained VLSI circuit. While existing literature emphasizes dynamic power reduction, leakage power is assuming more and more importance in the forthcoming technologies beyond 100 nm. This paper studies the effect of don´t care filling of the patterns generated via automated test pattern generators, to make the patterns consume lesser power. It presents a trade-off in the dynamic and static power consumption. Judicious selection of don´t cares can provide a trade-off of 17% dynamic power. For static power the trade-off is about 2.4% in the 0.18 mum technology. The effect is expected to be more prominent for technologies beyond 100 nm.
Keywords :
VLSI; automatic test pattern generation; low-power electronics; VLSI circuit testing; automated test pattern generators; don´t care filling; dynamic power reduction; leakage power; power minimization; size 0.18 mum; Automatic test pattern generation; Circuit testing; Energy consumption; Energy management; Filling; Gate leakage; Leakage current; Minimization; Test pattern generators; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4541998