DocumentCode :
1845578
Title :
A general circuit topology of multilevel inverter
Author :
Choi, Nam S. ; Cho, Jung G. ; Cho, Gyu H.
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
fYear :
1991
fDate :
24-27 Jun 1991
Firstpage :
96
Lastpage :
103
Abstract :
A generalized circuit topology of multilevel voltage source inverters which is based on a direct extension of the three-level inverter to higher level is proposed. The circuit topologies up to five-level are presented. The proposed multilevel inverter can realize any multilevel pulsewidth modulation (PWM) scheme which leads to harmonic reduction and provides full utilization of semiconductor devices like GTOs, especially in the high power range where high voltage can be applied. The capacitor voltage balancing problem is discussed and a circuit remedy for such a problem is given
Keywords :
invertors; network topology; pulse width modulation; PWM; capacitor voltage balancing; circuit topology; harmonic reduction; multilevel voltage source inverters; pulsewidth modulation; Capacitors; Circuit topology; Power semiconductor switches; Pulse inverters; Pulse modulation; Pulse width modulation inverters; Stress; Switching circuits; Switching frequency; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 1991. PESC '91 Record., 22nd Annual IEEE
Conference_Location :
Cambridge, MA
Print_ISBN :
0-7803-0090-4
Type :
conf
DOI :
10.1109/PESC.1991.162660
Filename :
162660
Link To Document :
بازگشت