Title :
On metrics for comparing routability estimation methods for FPGAs
Author :
Kannan, Parivallal ; Balachandran, Shankar ; Bhatia, Dinesh
Author_Institution :
Center for Integrated Circuits & Syst., Texas Univ., Richardson, TX, USA
Abstract :
Interconnect management is a critical design issue for large FPGA based designs. One of the most important issues for planning interconnection is the ability to accurately and efficiently predict the routability of a given design on a given FPGA architecture. The recently proposed routability estimation procedure, fGREP, produced estimates within 3 to 4% of an actual detailed router. Other known routability estimation methods include RISA, Lou´s method and Rent´s rule based methods. Comparing these methods has been difficult because of the different reporting methods used by the authors. We propose a uniform reporting metric based on comparing the estimates produced with the results of an actual detailed router on both local and global levels. We compare all the above methods using our reporting metric on a large number of benchmark circuits and show that the enhanced fGREP method produces tight estimates that outperform most other techniques.
Keywords :
application specific integrated circuits; circuit layout CAD; field programmable gate arrays; integrated circuit interconnections; integrated circuit layout; logic CAD; network routing; FPGAs; Lou´s method; RISA; Rent´s rule; benchmark circuits; fGREP; global levels; interconnect management; routability estimation methods; uniform reporting metric; Application specific integrated circuits; Computer science; Design engineering; Engineering management; Field programmable gate arrays; Integrated circuit interconnections; Permission; Routing; Wiring;
Conference_Titel :
Design Automation Conference, 2002. Proceedings. 39th
Print_ISBN :
1-58113-461-4
DOI :
10.1109/DAC.2002.1012596