DocumentCode
1850883
Title
A generalized methodology for low-error and area-time efficient fixed-width Booth multipliers
Author
Song, Min An ; Van, Lan-Da ; Huang, Ting-Chun ; Kuo, Sy-Yen
Author_Institution
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume
1
fYear
2004
fDate
25-28 July 2004
Abstract
In this paper, we extend our generalized methodology for designing a lower-error and area-time efficient 2´s-complement fixed-width Booth multiplier that receives two n-bit numbers and produces an n-bit product. The generalized methodology involving three steps results in several better error-compensation biases. These better error-compensation biases can be mapped to low-error fixed-width Booth multipliers suitable for VLSI implementation. Finally, we successfully apply the proposed fixed-width Booth multipliers to speech signal processing. The simulation results show that the performance is superior to that using the direct-truncation fixed-width Booth multiplier.
Keywords
VLSI; error compensation; logic simulation; multiplying circuits; signal processing; speech processing; VLSI implementation; error compensation biases; logic simulation; low error fixed width Booth multipliers; speech signal processing; Design methodology; Digital arithmetic; Digital filters; Digital signal processing; Laboratories; Signal processing; Signal processing algorithms; Speech processing; Very large scale integration; Wavelet transforms;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2004. MWSCAS '04. The 2004 47th Midwest Symposium on
Print_ISBN
0-7803-8346-X
Type
conf
DOI
10.1109/MWSCAS.2004.1353884
Filename
1353884
Link To Document