DocumentCode :
1852146
Title :
Realization of a dynamically reconfigurable preprocessor
Author :
Lazarus, Richard B. ; Meyer, Frederick M.
Author_Institution :
TASC, Reading, MA, USA
fYear :
1993
fDate :
24-28 May 1993
Firstpage :
74
Abstract :
Our research demonstrates the feasibility of employing field programmable gate arrays (FPGAs) to realize high-speed algorithm-specific processing architectures for avionic signal processing applications. Architectures composed of FPGAs provide a low-cost and flexible alternative to custom hard-wired preprocessors and a lower-cost, physically smaller alternative to massively parallel processors (both SIMD and MIMD machines). Algorithm segments which require processing hundreds of millions of operations per second have been mapped into a single FPGA device. This technology may ultimately fill a range of processing requirements in the areas of radar and communication processing as well as image enhancement applications. The application of configurable logic devices allows realization of processing architectures to efficiently compute low-level algorithmic functions, or segments. Reconfiguration of FPGAs to implement several algorithm segments is analogous to selecting subroutines to form a software algorithm suite in a conventional processor, since it can be accomplished without hardware modification
Keywords :
aerospace computing; digital signal processing chips; image processing equipment; logic arrays; logic design; parallel architectures; pipeline processing; reconfigurable architectures; signal processing equipment; FPGA; avionic signal processing; communication processing; configurable logic devices; dynamically reconfigurable preprocessor; field programmable gate arrays; flexible alternative; high-speed algorithm-specific processing architectures; image enhancement; low-cost; low-level algorithmic functions; parallel architecture; pipelined architecture; processing architectures; radar; software algorithm; subroutines; Aerospace electronics; Application software; Array signal processing; Field programmable gate arrays; Image enhancement; Image segmentation; Radar applications; Radar imaging; Signal processing algorithms; Software algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference, 1993. NAECON 1993., Proceedings of the IEEE 1993 National
Conference_Location :
Dayton, OH
Print_ISBN :
0-7803-1295-3
Type :
conf
DOI :
10.1109/NAECON.1993.290896
Filename :
290896
Link To Document :
بازگشت