DocumentCode
185236
Title
A simulation and modeling environment for the analysis and design of charge redistribution DACs used in SAR ADCs
Author
Brenna, S. ; Bonetti, A. ; Bonfanti, Andrea ; Lacaita, Andrea L.
Author_Institution
Dipt. di Elettron., Inf. e Bioingegneria, Politec. di Milano, Milan, Italy
fYear
2014
fDate
26-30 May 2014
Firstpage
74
Lastpage
79
Abstract
The optimal design of SAR ADCs requires the accurate estimate of nonlinearity and parasitic effects in the feedback charge-redistribution DAC. Since the effects of both mismatch and stray capacitances depend on the specific array topology, complex calculations, custom modeling and heavy simulations in common circuit design environments are often required. This paper presents a novel MATLAB-based numerical tool to assist the design of classic, split and with attenuation capacitor binary weighted capacitive array topologies with an even number of bits from 6 to 14. The tool allows to perform both parametric and statistical simulations taking into account capacitive mismatch and parasitic capacitances in order to compute both differential- (DNL) and integral nonlinearity (INL). SNDR and ENoB degradation due to static non-linear effects is also estimated. An excellent agreement with the results obtained by the available circuit simulators (e.g. Cadence Spectre) is shown but featuring up to 104 shorter simulation time.
Keywords
analogue-digital conversion; approximation theory; digital-analogue conversion; flip-flops; Cadence Spectre; DNL; INL; MATLAB-based numerical tool; SAR ADC optimal design; attenuation capacitor; binary weighted capacitive array topologies; capacitive mismatch; charge redistribution DAC; complex calculations; custom modeling; differential-nonlinearity; heavy simulations; integral nonlinearity; parametric simulations; parasitic capacitances; parasitic effects; specific array topology; static non-linear effects; statistical simulations; stray capacitances; Arrays; Capacitance; Capacitors; Integrated circuit modeling; Mathematical model; Numerical models; Topology; Analog-to-digital conversion; charge redistribution successive approximation registers; numerical simulations;
fLanguage
English
Publisher
ieee
Conference_Titel
Information and Communication Technology, Electronics and Microelectronics (MIPRO), 2014 37th International Convention on
Conference_Location
Opatija
Print_ISBN
978-953-233-081-6
Type
conf
DOI
10.1109/MIPRO.2014.6859536
Filename
6859536
Link To Document