• DocumentCode
    1853455
  • Title

    A well-structured modified Booth multiplier design

  • Author

    Wang, Li-Rong ; Jou, Shyh-Jye ; Lee, Chung-Len

  • Author_Institution
    Dept. of Electron. & Eng., Nat. Chiao Tung Univ., Hsinchu
  • fYear
    2008
  • fDate
    23-25 April 2008
  • Firstpage
    85
  • Lastpage
    88
  • Abstract
    This paper proposes a well-structured modified Booth encoding (MBE) multiplier architecture. The design adopts an improved Booth encoder and selector to achieve an extra-row- removal and a hybrid spare-tree approach to design two´s complementation circuit to both reduce the area and improve the speed. Experimental results on a 32 bit multiplier show that it obtains area and power savings of 15.8% and 11.7% respectively over the classical design and of 7.5% and 5.5% respectively over the design of the best performance reported so far.
  • Keywords
    digital arithmetic; encoding; trees (mathematics); Booth encoder; Booth selector; extra-row-removal; hybrid spare-tree approach; well-structured modified Booth encoding multiplier architecture; well-structured modified Booth multiplier design; Adders; Circuits; Computer architecture; Concurrent computing; Design engineering; Digital signal processing; Encoding; Hardware; Logic arrays; Logic functions;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Design, Automation and Test, 2008. VLSI-DAT 2008. IEEE International Symposium on
  • Conference_Location
    Hsinchu
  • Print_ISBN
    978-1-4244-1616-5
  • Electronic_ISBN
    978-1-4244-1617-2
  • Type

    conf

  • DOI
    10.1109/VDAT.2008.4542418
  • Filename
    4542418