DocumentCode :
1855860
Title :
On the design of low-energy hybrid CMOS 1-bit full adder cells
Author :
Goel, Sumeer ; Gollamudi, Shilpa ; Kumar, Ashok ; Bayoumi, Magdy
Author_Institution :
Adv. Comput. Studies Center, Louisiana Univ., Lafayette, LA, USA
Volume :
2
fYear :
2004
fDate :
25-28 July 2004
Abstract :
We present several designs for 1-bit full adder cell featuring hybrid CMOS logic style. These designs are based on a novel XOR-XNOR circuit that simultaneously produces XOR and XNOR full-swing outputs and outperforms its best counterpart showing 39% improvement in PDP. The new full-adder designs are also categorized in three main categories depending upon the implementation of the logic expression for sum and carry outputs. The results show that all the proposed designs prove to be energy-efficient and outperform several standard full-adder designs. All the designs are able to operate at low voltages without significant loss in signal integrity. The improvement in terms of PDP obtained by the best full-adder cell as compared the best standard design amounts to 24%.
Keywords :
CMOS logic circuits; adders; carry logic; logic design; low-power electronics; XOR-XNOR circuit; full-adder designs; hybrid CMOS logic style; logic expression; signal integrity; Adders; Arithmetic; Batteries; CMOS logic circuits; Compressors; Logic design; Low voltage; Power system reliability; Signal design; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. MWSCAS '04. The 2004 47th Midwest Symposium on
Print_ISBN :
0-7803-8346-X
Type :
conf
DOI :
10.1109/MWSCAS.2004.1354129
Filename :
1354129
Link To Document :
بازگشت