Title :
GDDR5 Training Challenges and Solutions for ATE-Based Test
Author :
Werkmann, Hubert ; Kim Dong-Myong ; Fujita, Shinji
Author_Institution :
Verigy Germany GmbH
Abstract :
With multi Gigabit data rates, high speed memory devices run into limitations of the timing margins for data paths on low-cost PCB material. In order to keep system cost low, training mechanisms adapt the timing of two link partners. These mechanisms often represent a challenge for ATE-based test of such devices since the ATE has to have the versatility to adapt to the training mechanisms used by various device types. One of the next high speed memory standards that uses a sophisticated training methodology is GDDR5. In this paper the test challenges of GDDR5 training on ATE are discussed and solutions addressing these challenges are presented. GDDR5 is a specification proposal which is under consideration at the committee level of JEDEC and is a work in progress. At the time of the writing and presentation of this paper a final standard for the GDDR5 specification has not been adopted as a JEDEC final standard.
Keywords :
automatic test equipment; digital storage; printed circuits; ATE based test; GDDR5 training; JEDEC; high speed memory devices; low cost PCB material; multi Gigabit data rates; specification proposal; Costs; Materials testing; Pins; Power supplies; Proposals; Read-write memory; Signal generators; Timing; Voltage; Writing; ATE; GDDR5; High-Speed Memory; Training;
Conference_Titel :
Asian Test Symposium, 2008. ATS '08. 17th
Conference_Location :
Sapporo
Print_ISBN :
978-0-7695-3396-4
DOI :
10.1109/ATS.2008.67