DocumentCode :
1862839
Title :
A 4.8–6.8GHz phase-locked loop with power optimized design methodology for dividers
Author :
Feng Zhao ; Jianjun Yu ; Cali, Joseph ; Dai, Fa Foster ; Irwin, J. David ; Aklian, Andre
Author_Institution :
Dept. of Electr. & Comput. Eng., Auburn Univ., Auburn, AL, USA
fYear :
2013
fDate :
Sept. 30 2013-Oct. 3 2013
Firstpage :
187
Lastpage :
190
Abstract :
A 4.8-6.8GHz phase-locked loop (PLL) with a power optimized multi-modulus divider (MMD) for wireless and radar applications is presented in this paper. Based on the timing delay analysis and the self-oscillation frequency of the divider cells, the power consumption of the divide-by-two circuit (DTC) and divide-by-2/3 cells can be optimized, and thus minimum power consumption for divider chain can be achieved. To extend the frequency tuning range of the voltage controlled oscillator (VCO) without significant phase noise degradation, PMOS switches are used to reverse bias the parasitic diode. The proposed PLL achieves a measured tuning range of 34% and measured phase noise of -86dBc/Hz@10kHz offset and -114dBc/Hz@1MHz offset with a center frequency of 6.56GHz, and it consumes 64mW from a 2.0V supply voltage. The PLL system for a radar transceiver is implemented in a 0.13μm SiGe technology with a core area of 1.35×0.65mm2.
Keywords :
Ge-Si alloys; microwave oscillators; microwave switches; phase locked loops; power dividers; semiconductor materials; voltage-controlled oscillators; DTC; MMD; PLL system; PMOS switches; SiGe; VCO; divide-by-2/3 cells; divide-by-two circuit; divider cells; frequency 4.8 GHz to 6.8 GHz; frequency tuning range; minimum power consumption; parasitic diode; phase noise degradation; phase-locked loop; power 64 mW; power consumption; power optimized design methodology; power optimized multimodulus divider; radar applications; radar transceiver; reverse bias; self-oscillation frequency; size 0.13 mum; timing delay analysis; voltage 2.0 V; voltage controlled oscillator; wireless applications; Frequency conversion; Frequency measurement; Mathematical model; Phase locked loops; Phase noise; Tuning; Voltage-controlled oscillators; Multi-Modulus Divider; PLL; Phase Noise; Power Optimization; Wireless Transceiver;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Bipolar/BiCMOS Circuits and Technology Meeting (BCTM), 2013 IEEE
Conference_Location :
Bordeaux
ISSN :
1088-9299
Print_ISBN :
978-1-4799-0126-5
Type :
conf
DOI :
10.1109/BCTM.2013.6798172
Filename :
6798172
Link To Document :
بازگشت