DocumentCode :
1865418
Title :
Design and simulation of high frame frequency CMOS camera image acquisition system
Author :
Wang Wei ; Chen Nan ; Sun Liming ; Guo Ying
Author_Institution :
Science and Technology on Electromechanical Dynamic Control Laboratory, Xi´an Institute of Electromechanical Information Technology, 710065, China
fYear :
2012
fDate :
3-5 March 2012
Firstpage :
790
Lastpage :
793
Abstract :
For the requirement of high frame in supervision and control for instruments in compartment and record of missiles lunching outside the compartment of a fighter, a high frame CMOS image acquisition system based on the FPGA is designed. High speed CMOS image sensor LUPA-300 is used in this system. Xilinx´s FPGA is used as timing and readout of the image sensor and image transmission controlling. FIFO generated by FPGA using Verilog HDL (Hardware Description Language) achieves high-speed image data buffering. Camera Link interface is used to communicate with the image acquisition card of the host computer. The Experiments of the system show the frame can reach 249.6 fps in a format of 640 * 480 with the clock of 80 MHz.
Keywords :
CMOS image sensor; Camera Link interface; FPGA; high frame rate;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Automatic Control and Artificial Intelligence (ACAI 2012), International Conference on
Conference_Location :
Xiamen
Electronic_ISBN :
978-1-84919-537-9
Type :
conf
DOI :
10.1049/cp.2012.1096
Filename :
6492703
Link To Document :
بازگشت