DocumentCode :
1867449
Title :
Accurate modeling method for deep sub-micron Cu interconnect
Author :
Yamada, K. ; Okada, N. ; Yasuda, M. ; Oda, N.
Author_Institution :
Technol. Found. Dev. Div., NEC Electron. Corp., Kanagawa, Japan
fYear :
2003
fDate :
10-12 June 2003
Firstpage :
111
Lastpage :
112
Abstract :
This paper newly proposes an accurate modeling method of the copper interconnect cross-section in which the width and thickness dependence on layout patterns and density are fully incorporated and universally expressed. In addition, we have developed specific test patterns for the model parameters extraction, and an efficient extraction flow which features correlating cross-section observation and resistance measurement to obtain the parameter values. We have extracted the model parameters for 0.15 /spl mu/m CMOS using this method and confirmed that 10% /spl tau/pd error normally observed with conventional LPE (Layout Parameters Extraction) was completely dissolved. This is the first time that the practical and accurate modeling methodology for layout pattern sensitive Cu Interconnect is ever reported.
Keywords :
CMOS integrated circuits; copper; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; 0.15 micron; CMOS; Cu; Cu interconnect; electric resistance measurement; extraction flow; integrated circuit modelling; layout pattern; Capacitance; Copper; Delay effects; Electrical resistance measurement; Etching; Feature extraction; Fluctuations; National electric code; Parameter extraction; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2003. Digest of Technical Papers. 2003 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-033-X
Type :
conf
DOI :
10.1109/VLSIT.2003.1221111
Filename :
1221111
Link To Document :
بازگشت