DocumentCode :
1868354
Title :
A post-silicon clock timing adjustment using genetic algorithms
Author :
Takahashi, E. ; Kasai, Y. ; Murakawa, M. ; Higuchi, T.
Author_Institution :
Adv. Semicond. Res. Center, AIST, Tsukuba, Japan
fYear :
2003
fDate :
12-14 June 2003
Firstpage :
13
Lastpage :
16
Abstract :
A post-silicon clock timing adjustment architecture utilizing genetic algorithms (GA) is proposed, which has three advantages: (1) enhanced clock frequency leading to improved operating yields, (2) lower power supply voltages while maintaining operating yield, and (3) reductions in design times. Experiments with two different developed LSI chips and a design experiment demonstrated these advantages with a clock frequency enhancement of 25% (max), a power supply voltage reduction of 33%, and 21% shorter design times.
Keywords :
clocks; elemental semiconductors; genetic algorithms; large scale integration; silicon; timing circuits; GA; LSI chips; Si; clock frequency; genetic algorithms; lower power supply voltages reduction; post silicon clock timing adjustment; Circuit testing; Clocks; Delay; Fabrication; Frequency; Genetic algorithms; Large scale integration; Power supplies; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2003. Digest of Technical Papers. 2003 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-034-8
Type :
conf
DOI :
10.1109/VLSIC.2003.1221149
Filename :
1221149
Link To Document :
بازگشت