DocumentCode
1869728
Title
An Area Optimization of Decimation Filter using CSD Representation for Hearing Aid Application
Author
Shunbhagavalli, S. ; Vanajaranian, P.
Author_Institution
Coll. of Eng., Anna Univ., Madras
fYear
2006
fDate
28-30 June 2006
Firstpage
303
Lastpage
307
Abstract
Nowadays in wireless and audio application the use of efficient digital filter is increasing because of the speed of conversion and the less hardware requirement. The hearing aid application needs an efficient methodology, fast performance, less hardware, and less power consuming digital filter. The decimation filter provides these objectives. This paper presents design and implementation of the three stage decimation filter for hearing aid application. Unlike existing decimation filters, we design the filter architecture using canonic signed digit (CSD) representation. The CSD representation is suitable for common sub expression elimination, and it significantly reduces the number of adders required for the filter synthesis. Each digital filter structure is simulated using Matlab, and its complete architecture is captured using DSP Blockset and simulink. The resulting filter architecture has high throughput, less hardware and consumes less power than the conventional filter. The proposed digital filter hardware architecture can be implemented using field-programmable gate arrays (FPGAs)
Keywords
digital filters; field programmable gate arrays; hearing aids; mathematics computing; CSD representation; DSP Blockset; Matlab; canonic signed digit; common sub expression elimination; decimation filter; field-programmable gate arrays; filter synthesis; hearing aid application; Canonic Signed Digit; Comb filter; Decimation; FIR filter; Field programmable gate arrays; Half-band FIR filter;
fLanguage
English
Publisher
iet
Conference_Titel
Irish Signals and Systems Conference, 2006. IET
Conference_Location
Dublin
Print_ISBN
0-86341-665-9
Type
conf
Filename
4123915
Link To Document