DocumentCode :
1873796
Title :
Checker Design for On-line Testing of Xilinx FPGA Communication Protocols
Author :
Straka, Martin ; Tobola, Jiri ; Kotasek, Zdenek
Author_Institution :
Brno Univ. of Technol., Brno
fYear :
2007
fDate :
26-28 Sept. 2007
Firstpage :
152
Lastpage :
160
Abstract :
In the paper, a methodology of developing checkers for communication protocol testing is presented. It was used to develop checker to test IP cores communication protocol implemented in Xilinx FPGA based designs. A formal language enabling to describe the protocol was created for this purpose together with a generator of the formal description into VHDL code. The VHDL code can be then used for the synthesis of the checker structure and used in applications with Xilinx FPGAs.
Keywords :
field programmable gate arrays; formal languages; hardware description languages; logic design; logic testing; VHDL code; Xilinx FPGA communication protocols; checker design; communication protocol testing; formal language; on-line testing; Circuit faults; Circuit testing; Delay; Design methodology; Fault detection; Fault tolerance; Fault tolerant systems; Field programmable gate arrays; Protocols; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault-Tolerance in VLSI Systems, 2007. DFT '07. 22nd IEEE International Symposium on
Conference_Location :
Rome
ISSN :
1550-5774
Print_ISBN :
978-0-7695-2885-4
Type :
conf
DOI :
10.1109/DFT.2007.21
Filename :
4358382
Link To Document :
بازگشت