DocumentCode
188031
Title
Leveraging partial dynamic reconfiguration on Zynq SoC FPGAs
Author
Rodriguez, Juan Carlos ; Ackermann, Kurt Franz
Author_Institution
Dept. of Inf. Technol., Mannheim Univ. of Appl. Sci., Mannheim, Germany
fYear
2014
fDate
26-28 May 2014
Firstpage
1
Lastpage
6
Abstract
The ability of modern FPGAs to change isolated regions of their configuration during run-time is increasingly appreciated by industry. Integrating powerful microprocessors modern FPGAs evolved to efficient SoC architectures, making dynamic partial reconfiguration accessible in various ways. Nonetheless, exploiting this technology requires minimization of the implied latency-overhead. This paper offers an exploration of the latest generation of Xilinx all-programmable SoC Zynq devices in terms of their capabilities to reconfigure during run-time. Suitable architectures are provided and performance evaluations are given for both internal configuration interfaces: PCAP and ICAPE2. Moreover, an analysis of the latest tool-chain as well as roadblocks encountered during the progress of this work are presented.
Keywords
field programmable gate arrays; system-on-chip; ICAPE2; PCAP; Xilinx all-programmable SoC Zynq devices; Zynq SoC FPGA; internal configuration interfaces; leveraging partial dynamic reconfiguration; Aerodynamics; Bandwidth; Clocks; Fabrics; Field programmable gate arrays; Program processors; System-on-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC), 2014 9th International Symposium on
Conference_Location
Montpellier
Type
conf
DOI
10.1109/ReCoSoC.2014.6861353
Filename
6861353
Link To Document