Title :
Efficient diagnosis of scan chains with single stuck-at faults
Author :
Chi, Hsin-Chou ; Tseng, His-Che ; Yang, Chih-Ling
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Dong Hwa Univ., Hualien
Abstract :
Locating the scan chain fault is a critical step for IC manufacturers to analyze failure for yield improvement. In this paper, we propose a diagnosis scheme to locate the single stuck-at fault in scan chains. Our diagnosis scheme is an improved design to a previously proposed scheme which can diagnose the output of each cell flip-flop in the scan chain. With our scheme, not only the output of each cell flip-flop can be diagnosed, but also the inverse output of each cell flip-flop and the serial input of the scan chain as well. Our proposed diagnosis scheme is efficient and takes (4n+6) clock cycles in the worst case for an n-bit scan chain.
Keywords :
design for testability; failure analysis; fault location; flip-flops; integrated circuit testing; integrated circuit yield; integrated logic circuits; logic testing; IC manufacturers; cell flip-flop; design for testability; failure analysis; scan chain fault location; scan chains; single stuck-at fault; yield improvement; Computer science; Costs; Design for testability; Failure analysis; Fault diagnosis; Fault location; Flip-flops; Hardware; Testing; Very large scale integration; design for testa; diagnosis; fault location; scan chain;
Conference_Titel :
Information Sciences and Systems, 2009. CISS 2009. 43rd Annual Conference on
Conference_Location :
Baltimore, MD
Print_ISBN :
978-1-4244-2733-8
Electronic_ISBN :
978-1-4244-2734-5
DOI :
10.1109/CISS.2009.5054767