DocumentCode :
1891568
Title :
Bit vs. symbol interleaving for parallel concatenated trellis coded modulation
Author :
Fragouli, Christina ; Wesel, Richard D.
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
Volume :
2
fYear :
2001
fDate :
2001
Firstpage :
931
Abstract :
This paper compares bit versus symbol interleaving for parallel-concatenated trellis-coded turbo codes, employing the turbo encoder structure proposed in Benedetto et al., (1996). To compare systems optimized with the same techniques, the paper extends the turbo-encoder design procedure proposed in Fragouli et al. (2001), to bit-interleaved systems. We discuss a method to jointly design the multiple required interleavers for the bit-interleaved system, and a procedure to select constituent encoders that can take advantage of the interleaver structure to achieve a low error floor. Simulation results for the designed bit-interleaved system show better performance than bit-interleaved performance reported in the literature. The symbol-interleaved system though achieves an earlier convergence, especially with an increased number of decoder iterations, but at the cost of a slightly higher error floor
Keywords :
concatenated codes; interleaved codes; iterative decoding; trellis coded modulation; turbo codes; bit interleaving; convergence; decoder iterations; error floor; optimization; parallel-concatenated codes; performance; symbol interleaving; trellis-coded modulation; turbo codes; turbo encoder; Concatenated codes; Costs; Design methodology; Design optimization; Engineering profession; Floors; Interleaved codes; Iterative decoding; Modulation coding; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 2001. GLOBECOM '01. IEEE
Conference_Location :
San Antonio, TX
Print_ISBN :
0-7803-7206-9
Type :
conf
DOI :
10.1109/GLOCOM.2001.965555
Filename :
965555
Link To Document :
بازگشت