DocumentCode :
1891893
Title :
Impact of transistor aging effects on sense amplifier reliability in nano-scale CMOS
Author :
Menchaca, Roberto ; Mahmoodi, Hamid
Author_Institution :
Sch. of Eng., San Francisco State Univ., San Francisco, CA, USA
fYear :
2012
fDate :
19-21 March 2012
Firstpage :
342
Lastpage :
346
Abstract :
Bias temperature instability (among other problems) is a key reliability issue with nanoscale CMOS transistors. Especially in sensitive circuits such as sense amplifiers of SRAM arrays, transistor aging may significantly increase the probability of failure. By analyzing the Current Based Sense Amplifier circuit and Voltage-Latched Sense Amplifier circuit through HSPICE simulations, we observe that under the effects of Negative Bias Temperature Instability (NBTI) aging alone, the failure probability increases for both circuits. However, under Positive Bias Temperature Instability (PBTI) only or the combined effects of both NBTI and PBTI, failure probability reduces over time.
Keywords :
CMOS integrated circuits; SPICE; ageing; nanoelectronics; HSPICE simulations; current based sense amplifier circuit; nanoscale CMOS transistors; negative bias temperature instability; sense amplifier reliability; transistor aging effects; voltage-latched sense amplifier circuit; Aging; Integrated circuit modeling; Integrated circuit reliability; MOSFETs; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4673-1034-5
Type :
conf
DOI :
10.1109/ISQED.2012.6187515
Filename :
6187515
Link To Document :
بازگشت