Title :
Efficient reduction techniques for statistical model generation of standard cells
Author :
Shrivastava, Sachin ; Parameswaran, Harindranath
Author_Institution :
Cadence Design Syst. India Pvt. Ltd., Noida, India
Abstract :
Statistical analysis has become an important technique to accurately factor in the effect of process variations in circuit behavior. Statistical analysis techniques depend on the generation of compact, fast, accurate and robust models that capture some specific aspect of the circuit behavior. The process of characterizing the circuit behavior to generate variation-aware models for standard cells has a large runtime penalty (l00x of nominal model generation). This runtime explosion is primarily due to the additional numbers of simulations required to capture the effects of within-die (WID) variations. We look at the techniques used for capturing WID effects in model generation and present some techniques to reduce the runtime of statistical delay and leakage characterization significantly. We show that our technique can speed up timing model generation by l0x and leakage model generation by approximately 2x.
Keywords :
leakage currents; network analysis; statistical analysis; circuit behavior; leakage characterization; leakage model generation; process variation; reduction technique; runtime explosion; runtime penalty; standard cell; statistical analysis; statistical delay; statistical model generation; timing model generation; variation-aware model; within-die variation; Delay; Integrated circuit modeling; Load modeling; Runtime; Sensitivity; Transistors;
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4673-1034-5
DOI :
10.1109/ISQED.2012.6187518