DocumentCode :
1892617
Title :
Chip-package power delivery network resonance analysis and co-design using time and frequency domain analysis techniques
Author :
Watkins, Jonathan ; Pollayil, Jai ; Chow, Calvin ; Sarkar, Aveek
Author_Institution :
Maxim Integrated Products Inc., Dallas, TX, USA
fYear :
2012
fDate :
19-21 March 2012
Firstpage :
520
Lastpage :
524
Abstract :
Traditional methods of performing worst-case DC or static analysis serves limited purposes for power delivery network (PDN) validation, especially when it comes to modeling chip-package-PCB coupling or resonance behavior. These methods do not consider the inductive and capacitive elements that dominate the chip and package interaction. They also fail to capture the impact of simultaneous switching current in creating local hot-spots and global voltage rail collapse. In this study, an analysis methodology that combines the use of both time and frequency domain techniques to model the impact of Ldi/dt noise and the coupling of chip-level switching current with chip-package impedance is presented. The outlined techniques were used on a design targeting high-speed signal processing applications to identify resonance behavior of chip-package PDN systems. Simulations were performed on various configurations of the design to ensure that the proposed design changes would correct the resonance and other PDN related issues. The analysis flow, information on the various data used, run-time and performance statistics, and the results from these experiments are presented.
Keywords :
chip scale packaging; frequency-domain analysis; power supply circuits; time-domain analysis; chip level switching current; chip package PCB coupling; chip package impedance; chip-package power delivery network; frequency domain analysis; global voltage rail collapse; resonance analysis; simultaneous switching current; time domain analysis; Analytical models; Capacitance; Frequency domain analysis; Noise; Resonant frequency; Switches; Time domain analysis; AC; DC; PDN verification; static; transient;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2012 13th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4673-1034-5
Type :
conf
DOI :
10.1109/ISQED.2012.6187543
Filename :
6187543
Link To Document :
بازگشت